mance of the interconnection. The via contact resistance of the Al/TiN/Ti/Al structure increased at annealing temperatures >450°C, since AlN is formed at both the Al/TiN and TiN/Ti/Al interfaces. For reflow sputtering processes for which a temperature higher than 450°C is required, a TiN barrier often becomes an obstacle to reducing the via contact resistance.

The electromigration performance of various via structures has been investigated. The Al/Al via has a different failure mode from that of Al/Ti/Al and Al/TiN/Ti/Al via structures, and was subject to catastrophic opening failure during electromigration stress. The Al/Ti/Al and Al/TiN/ Ti/Al vias brought about an increase in chain resistance before opening failure, because the migration of Al atoms deposited at the sidewall of the via hole becomes the dominant mechanism. Al atoms can migrate more easily on a TiN surface than on a Ti surface. As a result, an Al/Ti/Al via structure is the most promising structure for improving electromigration performance.

The use of TiN as a barrier layer for the second interconnection brings about various problems, such as AlN formation and poor electromigration immunity. Therefore, a Ti buffer layer interposed at the Al/TiN and/or TiN/Al interfaces can reduce contact resistance effectively and improve electromigration immunity at process temperatures up to 450°C.

# Acknowledgment

The authors thank Dr. Niina for his continuous encouragement, and also thank Mr. Akizuki for depositing the interlayer dielectric films.

Manuscript submitted Aug. 4, 1993; revised manuscript received Nov. 22, 1993.

Sanyo Electric Company assisted in meeting the publication costs of this article.

## REFERENCES

- 1. T. Kikkawa, N. Endo, T. Yamazaki, and H. Watanabe, in Proceedings of the VMIC Conference, p. 463 (1989).
- 2. M. Kageyama, Y. Tatara, and H. Onoda, in Extended Abstracts on Solid State Devices and Materials, p. 181 (1992).
- 3. Y. Koubuchi, S. Ishida, M. Sahara, Y. Tanigaki, T. Kato, J. Onuki, and M. Suwa, J. Vac. Sci. Technol., B10, 143
- 4. P. I. Lee, J. Cronin, and C. Kaanta, This Journal, 136, 2108 (1989).
- 5. V. V. S. Rana, J. A. Taylor, L. H. Holschwander, and N. S. Tsai, in Tungsten and Other Refractory Metal for VLSI Applications, p. 187, MRS, Pittsburgh (1987).
- 6. H. Ono, Y. Ushiku, and T. Yoda, in Proceedings of the
- VMIC Conference, p. 76 (1990).7. T. Lin, K. Y. Ahn, J. M. E. Harper, and P. N. Chaloux, ibid., p. 76 (1988).
- 8. H. Nishimura, T. Yamada, R. Sinclair, and S. Ogawa, in Symposium on VLSI Technology, p. 74 (1992)
- 9. N. D. Bui, V. H. Pham, and J. T. Yue, in Proceedings of the VMIC Conference, p. 344 (1992).
- 10. T. Yamaha, M. Naitou, and T. Hotta, in Proceedings of IRPS, p. 349 (1992).

# Thin Film Transistors with Graded SiN<sub>x</sub> Gate Dielectrics

# Yue Kuo

IBM Research Division, T.J. Watson Research Center, Yorktown Heights, New York 10598

## ABSTRACT

This paper presents results on thin film transistors with graded  $SiN_x$  gate dielectrics. All  $SiN_x$  and a-Si:H films were prepared using 250°C plasma-enhanced chemical vapor deposition processes. Device characteristics such as mobility, threshold voltage, subthreshold slope, and on/off current are discussed. The graded gate dielectric thin film transistor (TFT) may have better or worse device performance compared with the single gate dielectric TFT, depending on the interface dielectric deposition condition. The interface  $SiN_x$  deposition process influences the intensity density of states between the a-Si:H layer and the gate SiN, layer as well as the states between the first and the second (interface) SiN, layers. The stress mismatch between the first and the second SiN, layers also has a profound influence on TFT characteristics.

Amorphous silicon (a-Si:H) thin film transistors (TFTs) are the most popular active matrix addressing devices for the high quality large area liquid crystal displays (LCDs). Plasma enhanced chemical vapor deposition (PECVD) is commonly used in depositing a-Si:H and dielectric layers for the TFT because it is a low-temperature process and it can be deposited over large area uniformly. In addition, the a-Si:H and gate dielectric interface can be kept clean by a sequential deposition step without breaking vacuum.

PECVD silicon nitride  $(SiN_x)$  is usually used as the gate dielectric layer in the a-Si:H TFT because it gives a highfield effect mobility  $\mu_{\text{eff}}$  and a low-threshold voltage  $\textit{V}_{\text{th}}.$ However, to minimize the possibility of the source/drain and gate shortage in the normal or inverted staggered TFT structure, a double-layer gate dielectric is often used. Dielectrics such as SiO<sub>2</sub>,  $Ta_2O_5$ , and  $Al_2O_3$  are used in combination with  $SiN_x$ .<sup>1-3</sup> However,  $SiN_x$  is always used as the interface layer in direct contact with a-Si:H, because it gives good interfacial qualities. Compared with a TFT with a single SiN<sub>x</sub> gate dielectric layer, the TFT with the SiO<sub>2</sub> in the gate dielectric structure has inferior switching characteristics.4

PECVD is a thermodynamically nonequilibrium process. PECVD SiN, films may have a wide range of compositions and properties even if they are prepared from the same feeding stream at the same temperature. 5,6 Characteristics of a-Si:H TFTs are tremendously affected by the deposition condition of the gate SiN<sub>x</sub> film. The film deposition sequence affects the TFT characteristics. It has been shown that the inverted TFT, of which the a-Si:H layer is deposited after the gate  $SiN_x$  was deposited, has a higher  $\mu_{eff}$ and a lower  $V_{\rm th}$  than the normal staggered TFT. There is an optimum gate  $SiN_x$  composition, i.e., x = 1, that gives a minimum  $V_{th}$  and a high  $\mu_{eff}$ . In addition, the TFT with a nitrogen-rich  $SiN_x$  gate dielectric is more stable than that with a silicon-rich gate dielectric. 9-11 For the inverted, trilayer TFT the  $V_{\rm th}$  decreases with the increase of the deposition power of the gate SiN<sub>x</sub> layer. 12 Therefore, the gate SiN<sub>x</sub> structure, which is affected by its deposition process, plays a major role on TFT characteristics.

It is generally known that the mobility of a TFT, i.e.,  $\mu_{eff}$ , is dominated by the quality of the a-Si:H layer and the interface characteristics of a-Si:H and gate dielectric.  $^{\rm 13}$  The threshold voltage  $V_{th}$  shift is due to the state creation in the a-Si:H film at or near the interface or charge trapping in the gate  ${\rm SiN}_x$  layer. 10,14 It would be desirable to have a gate dielectric of which the interface and bulk properties can be controlled independently. One method of preparing this kind of structure is to deposit a dual-gate  $SiN_x$ . The first  $SiN_x$ , which is not in contact with a-Si:H, functions as the bulk gate dielectric layer. It should be low in charge trapping so that the  $V_{\rm th}$  is low. Its deposition rate can be high so that a thick layer can be deposited in a short period of time. The second  $SiN_x$ , which is in contact with a-Si:H, should have low interfacial density of states so that the device is stable and the mobility  $\mu_{\text{eff}}$  is high. There are reports on TFTs prepared from similar concepts. For example,  $H_2$  and NH<sub>3</sub> plasmas were used to modify the gate dielectric surface before the a-Si:H layer was deposited. 15-17 In these papers the second layer is limited to the surface and is very thin. Compared with the TFT without a plasma treatment, the resulting TFTs often have a higher  $V_{th}$  and a higher subthreshold slope (S) because of the plasma damage to the interface.<sup>17</sup> Another method of preparing the dual layer structure is to deposit a thin, i.e., 100~Å,  $\text{SiN}_x$  buffer layer. 16 When the buffer layer was deposited from a low NH<sub>3</sub> to SiH<sub>4</sub> flow ratio, the TFT characteristics deteriorate. When the buffer layer was deposited from a gradually decreasing NH<sub>3</sub> to SiH<sub>4</sub> flow ratio, i.e., from 10 to 5, the mobility increased and the subthreshold slope (S) decreased. The composition of the buffer layer changed toward a higher silicon to nitrogen ratio as the interface was approached. This is contradictory to other reports. 9,10 More studies are needed to explain this phenomenon. In addition, it is difficult to control the process when the film is only 100 Å thick and the feeding gas is continuously changed during the deposition. Kaneko et al. 11 compared the stability of TFTs with gates prepared from combinations of two kinds of  $SiN_x$ , i.e., one silicon-rich and the other one nitrogen-rich. The TFT with the silicon-rich interface layer was less stable than the TFT with the stoichiometric interface layer. The threshold voltage shift was dependent on the gate electric field in the gate dielectric layer. A comparison of other TFT characteristics was not reported. However, it has been proved that there are many kinds of nitrogen-rich SiN<sub>x</sub> films.<sup>5,6</sup> These films may have different characteristics. In addition, the double-layer gate dielectric structure has some advantages over the single-gate dielectric structure, e.g., minimizing the source/drain and gate shortage. Therefore, a TFT with a graded gate dielectric structure, which is composed of two distinct nitrogen-rich  $SiN_x$  layers, has the potential of being highly reliable with high performance. So far, little information on this kind of TFT is available. In this paper the author studies the graded SiN<sub>x</sub> gate dielectric TFTs. The interface SiN<sub>x</sub> layer is about 500 Å which is thick enough for the reliable control of the deposition process and thin enough to have direct influence on the a-Si:H interface. Device characteristics of the gradient gate dielectric TFT are compared with those of a single gate dielectric TFT.

## Experimental

The inverted, trilayer TFTs, as shown in Fig. 1, were prepared on Corning 7059 glass. Fours masking steps, *i.e.*, for gate, active island, source/drain vias, and top metal, were used. The gate metal was composed of 1000 Å molybdenum. The trilayer was composed of gate dielectric (about 3000 Å), a-Si:H (500 Å), and top  $\mathrm{SiN}_x$  (2500 Å), which were deposited in a multichamber PECVD system without breaking vacuum. The source/drain layer was composed of 600 Å heavily phosphorus doped silicon, *i.e.*, n<sup>+</sup>, and 3000 Å molybdenum. The a-Si:H active island and the n<sup>+</sup> source/drain area were reactive ion etched with a Plasma Therm



Fig. 1. Cross-sectional view of TFT.

2480 reactor using SiCl<sub>4</sub>/CF<sub>4</sub> 95/5 sccm at 100 mTorr, 1000 W. The detailed etching mechanism and device effects of this process have been reported previously.  $^{18,19}$  Other etching steps were carried out using wet processes. After the  $\rm n^+$  etch step, the photoresist was stripped and transistors were annealed in air for 5 h at 250°C to remove plasma damages.  $^{19}$ 

The PECVD system used in these experiments is the Ulvac (CPD-7433) multichamber system which has a 13.56 MHz RF power supply in each chamber. The power density on the RF driven electrode was 0.048 W/cm<sup>2</sup> at 100 W. All films were deposited at 250°C. Gate SiN<sub>x</sub> films were deposited from  $SiH_4/NH_3/N_2$  at 500 mTorr. The flow rate of each gas and the power were varied in different experiments. Detailed relations between process parameters, such as power and gas composition, and material characteristics, such as the deposition rate, the refractive index, the stress, and the N-H/Si-H ratio, as well as the role of hydrogen in the plasma, have been published. In summary, for each feeding stream there exists a critical plasma power  $W_{
m critical}$  in the deposition curve. When the power is lower than  $W_{\rm critical}$ , the process and film characteristics follow the conventional PECVD relationships, e.g., the deposition rate increases and the refractive index decreases with the increase of power. When the power is greater than  $W_{
m critical}$ , the process and material characteristics cannot be explained by conventional PECVD mechanisms. The hydrogen etching phenomenon becomes important in this range.5 For the graded TFT the first SiN<sub>x</sub> layer was deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 40/80/500 secm at 500 mTorr and 300 W. The second (interfacial)  $SiN_x$  was deposited from same N<sub>2</sub> and NH<sub>3</sub> flow rates except the SiH<sub>4</sub> flow rate (between 10 and 40 sccm) and the power (between 120 and 400 W) were varied. The a-Si:H layer was deposited from SiH<sub>4</sub> 50 sccm at 250 mTorr and 85 W. All TFTs have the same top SiN<sub>x</sub> layer which was deposited from SiH<sub>4</sub>/NH<sub>3</sub>/  $N_2 40/80/500$  secm at 500 mTorr and 300 W. The stress of the  $SiN_x$  film was estimated with one single layer of  $SiN_x$  deposited on a 3 in. silicon wafer usng a Tencor P-1 profiler (Mt. View. CA).

The field effect mobility  $\mu_{\rm eff}$  and the threshold voltage  $V_{\rm th}$  were calculated from the saturation range of the transfer characteristics with the equation  $I_{\rm d}=1/2~\mu_{\rm eff}~(W/L)~C~(V_{\rm g}-V_{\rm th})^2$ . The on current  $I_{\rm on}$  was the drain current  $I_{\rm d}$  measured at  $V_{\rm g}=20~{\rm V}$  and  $V_{\rm d}=10~{\rm V}$ . The off current  $I_{\rm off}$  was the minimum drain current at  $V_{\rm d}=10~{\rm V}$  and  $V_{\rm g}$  between -5 and 0 V. The subthreshold slope S was calculated from the transfer characteristics at  $V_{\rm d}=1~{\rm V}$ .

## Results and Discussion

Figure 2 shows the transfer functions of a TFT with a graded  $\mathrm{SiN}_x$  gate dielectric structure. The interfacial  $\mathrm{SiN}_x$  was deposited from  $\mathrm{SiH_4/NH_3/N_2}$  20/80/500 sccm at 500 mTorr and 200 W. This transistor has a  $\mu_{\mathrm{eff}}$  1.02 cm²/Vs, a  $V_{\mathrm{th}}$  of 2.5 V, and an  $I_{\mathrm{on}}/I_{\mathrm{off}}$  ratio  $10^8$ . Figures 3 to 6 show  $\mu_{\mathrm{eff}}$ , on/off currents, and subthreshold slope S of TFTs with graded gate dielectric layers. Characteristics of TFTs with single-gate dielectric layers are also included in the figure for comparison.

Mobility.—The following conclusions can be summarized from Fig. 3: (i) for TFTs with single-gate dielectrics deposited at 300 W, the  $\mu_{\rm eff}$  increases with the feeding SiH<sub>4</sub> concentration first and then decreases with the further increase of the SiH<sub>4</sub> concentration; (ii) for TFTs with single-gate dielectrics which were deposited from the same feeding stream (SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 20/80/500 sccm) the  $\mu_{\rm eff}$  increases with the increase of the deposition power; (iii) for TFTs with graded gate dielectrics, the  $\mu_{\rm eff}$  increases with the increase of the deposition power of the interfacial SiN<sub>x</sub> layer; and (iv) the  $\mu_{\rm eff}$  of a TFT with graded gate SiN<sub>x</sub> is higher than that of a TFT with a single-gate SiN<sub>x</sub> when both have the same deposition condition for the interfacial SiN<sub>x</sub>.

The field effect mobility is related to localized state distribution in the a-Si:H layer and near the  $SiN_x/a$ -Si:H interface. The stress at the  $SiN_x/a$ -Si:H interface is stronger than those in bulk adjacent films. This high stress could



Fig. 2. Transfer characteristics of a graded gate TFT.

spread out into the bulk a-Si:H layer. 10 The higher the interfacial stress is the wider the tail state in the a-Si:H layer is. In a TFT when the width of the tail state density in the a-Si:H layer increases, its field effect mobility decreases and the subthreshold slope increases. 7.8 Since all TFTs in this paper have the same a-Si:H layer, the mobility is mainly influenced by the interface characteristics. Refractive indexes of the three 300 W deposited single dielectrics in Fig. 3 are 1.85, 1.76, and 1.90 for the  $SiH_4$  flow rate of 10, 20, and 40 sccm, respectively.5 In a typical PECVD SiN<sub>x</sub> film the Si/N ratio increases with the increase of the refractive index. If the interface  $SiN_x$  structure is not affected by the a-Si:H deposition process, the order of the mobility of these three single-gate TFTs is consistent with the order of the nitrogen content in the gate  $SiN_x$  films. The same relation is true for a TFT with the single-gate dielectric deposited from  $SiH_4/NH_3/N_2$  20/80/500 sccm.

Mobilities of the graded TFTs are higher than those of single-gate TFTs although their interface  $SiN_x$  deposition conditions are the same. The reason of this improvement is not clear, currently. However, electrical defects at the interface of gate  $SiN_x$  and a-Si:H is influenced by bulk properties of the gate dielectric film. For the grade  $SiN_x$  TFT, the interface film is thin compared with the other layer, *i.e.*, about 500 vs. 2500 Å. For the single  $SiN_x$  TFT, the whole gate dielectric structure is uniform, e.g., about 3000 Å.



Fig. 3. Interface SiN  $_{\!x}$  power effect on TFT field effect mobility, bulk 40/80/500 sccm, 300 W, 250  $^{\circ}$ C.



Fig. 4. SiN<sub>x</sub> deposition power effect on TFT subthreshold slope, bulk SiN<sub>x</sub> deposited at 500 mTorr and 250°C.

Therefore, bulk properties of the single and graded gate dielectrics are different. It is possible that electrical defects of the interface  $\mathrm{SiN}_x$  in the graded dielectric TFT are less than those in the single  $\mathrm{SiN}_x$  TFT. This gives the former a higher mobility than the later.

Subthreshold slope.—Figure 4 shows the subthreshold voltages of these TFTs vs. the interfacial SiN<sub>x</sub> deposition power. The following conclusions can be summarized from the figure: (i) for TFTs with single-gate dielectrics deposited at 300 W, the subthreshold slopes are about the same; (ii) for TFTs with single  $SiN_x$  gate dielectrics which were deposited from the same feeding stream (SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 20/80/500 sccm), the S decreases slightly with the increase of the deposition power; (iii) for TFTs with graded gate dielectrics the S appears to be related to the deposition condition of the second  $SiN_x$  layer. If the second  $SiN_x$  is deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 20/80/500 sccm, the S decreases slightly with the increase of power. If it is deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 10/80/500 sccm, the S increases drastically between 200 and 300 W; (iv) except for the graded gate TFT with the second gate SiN<sub>x</sub> deposited at 300 W, TFTs with gradient gate dielectrics have Ss lower than those having single-gate dielectrics.

The subthreshold slope is an indication of the density of states of the bulk a-Si:H layer and the interface states around the Fermi-level. 16,17,20 Since all TFTs have the same a-Si:H layer, we can assume that their bulk a-Si:H properties are the same. 10 The difference in S comes from the interface states which are contributed by different gate dielectric deposition processes. As discussed in the mobility section, the nitrogen content in the SiN<sub>x</sub> film increases with the increase of the deposition power when the feeding stream is SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 20/80/500 sccm. Hiranaka et al. used cw photoluminescence spectra (He-Cd laser) to study 100 Å a-Si:H in the a-Si:H/SiN<sub>x</sub> interface with different xs. They found that the photoluminescence bandedge  $E_{\rm PL}$ shifted to lower energies as x increased. It was concluded that the lower-energy shift of the cw photoluminescence band was caused by an increase in the deep states near the interface a-Si:H. This effect was enhanced as the  $SiN_x$  became more nitrogen rich. 10 Therefore, the TFT subthreshold slope should decrease with the increase of the nitrogen content in the gate  $SiN_x$  layer. Figure 4 shows that for the single-gate SiN<sub>x</sub> TFT the result is consistent with the above statement. The same relation is also true for graded gate dielectric TFTs when the second SiN<sub>x</sub> layer is deposited at a low power, e.g., less than 300 W. However, the S of the graded gate TFT is lower at the low power and is higher at the high power than the corresponding single-gate TFT. Since all TFTs in these experiments were prepared from the same trilayer except the gate  $SiN_x$  layers, it is reasonable to assume that the difference is related to the stress of the gate dielectric structure. It has been reported that the  $SiN_x$  film has a tensile stress when its deposition power is lower than

the critical power  $W_{\rm critical}$ .  $^6$  The stress decreases with the increase of the power. When the power is higher than the critical power, the stress becomes compressive. The  $W_{
m critical}$ increases with the increase of the SiH<sub>4</sub> flow rate. Stresses of the films deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 20/80/500 sccm at 120 and 200 W are higher than that deposited from SiH<sub>4</sub>/ NH<sub>3</sub>/N<sub>2</sub> 40/80/500 secm at 300 W, *i.e.*,  $8.\bar{5}7 \times 10^9$ ,  $3.59 \times 10^9$ vs.  $1.73 \times 10^9$  dyne/cm<sup>2</sup>. When the high stress film is deposited on top of the low stress film, its stress is relaxed slightly. Therefore, the interface defect density of states of the a-Si:H film deposited on top of it is lower than that deposited on the corresponding single dielectric layer. The subthreshold slope of the former is lower than that of the latter. However, when the stress mismatch between the second film (e.g., deposited from  $SiH_4/NH_3/N_2$  10/80/500 sccm at 300 W) and the first film (e.g., deposited from SiH<sub>4</sub>/NH<sub>3</sub>/  $N_2$  40/80/500 sccm at 300 W) is very high, i.e., compressive  $3.38 \times 10^9 \, vs.$  tensile  $2.09 \times 10^9 \, \text{dyne/cm}^2$ , it may propagate to the interface of the second  $SiN_x$  and the a-Si:H layer. The defect density of the a-Si:H layer near the interface is higher than that at the interface with a corresponding single dielectric. This causes the extremely high subthreshold slope of graded gate TFT of which the second SiNx was deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 10/80/500 sccm at 300 W.

Threshold voltage.—The following conclusions can be summarized from Fig. 5: (i) for TFTs with single  $SiN_x$  gate dielectrics deposited at 300 W, the  $V_{\rm th}$ s are about the same except for the one deposited from a SiH4 flow rate of 40 sccm; (ii) for TFTs with single  $SiN_x$  gate dielectrics which were deposited from the same feeding stream (SiH<sub>4</sub>/  $NH_3/N_2$  20/80/500 sccm), the  $V_{th}$  decreases slightly with the increase of deposition power; (iii) for TFTs with graded gate dielectrics the  $V_{\rm th}$  appears to be related to the deposition condition of the second  $SiN_x$  layer. If the second  $SiN_x$ is deposited from  $SiH_4/NH_3/N_2$  20/80/500 sccm, the  $V_{th}$  decreases slightly with the increase of power from 120 to 200 W. If it is deposited from  $SiH_4/NH_3/N_2$  10/80/500 sccm, the  $V_{\rm th}$  increases drastically from 200 to 300 W; (iv) except the graded gate TFT with the second gate  $\mathrm{SiN}_x$  deposited at 300 W, TFTs with graded gate dielectrics have  $V_{th}$ s lower than those of TFTs having single-gate dielectrics.

The threshold voltage is related to the trap state distribution and the fixed charge distribution in the gate  $\mathrm{SiN}_x$  layer which includes both in the bulk and at near the  $\mathrm{SiN}_x$ /a-Si:H interface. For the inverted, staggered TFT of which the gate  $\mathrm{SiN}_x$  was deposited from  $\mathrm{NH}_3/\mathrm{SiH}_4$  (20% in  $\mathrm{H}_2$ ), the threshold voltage has a minimum value at x=1. The threshold voltage change with the  $\mathrm{SiN}_x$  composition reflects the difference of band bending near the a-Si:H/SiN<sub>x</sub> interface. For single-gate dielectric TFTs in Fig. 5 when the gate  $\mathrm{SiN}_x$  layers are deposited from the same gas stream (SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 20/80/500 sccm), the  $V_{th}$  vs. power relation is similar to the refractive index vs. power relation. In both



Fig. 5. Interface SiN $_{\rm x}$  power effect on TFT threshold voltage, bulk SiN $_{\rm x}$  40/80/500 sccm, 300 W, 250°C.



Fig. 6. Interface SiN $_{\rm x}$  power effect on TFT  $l_{\rm on}$  and  $l_{\rm off}$ , bulk SiN $_{\rm x}$  40/80/500 sccm, 300 W, 250°C.

cases, the curves decrease with the increase of power when the power is less than 300 W. The N/Si ratio from the electron spectroscopy for chemical analysis (ESCA) measurement are: 1.64, 1.17, and 1.23 at the power of 100, 200, and 300 W, respectively. Therefore, for these single-gate  $\mathrm{SiN}_x$  TFTs, the  $V_{\mathrm{th}}$  variation is qualitatively consistent with the results in Ref. 7 although their gate  $\mathrm{SiN}_x$  layers are deposited from different feeding gases.

For graded gate TFTs the gate dielectric defects originated from three areas: the bulk of the first  $SiN_x$  layer, the bulk of the second SiN, layer, and the interface of the above two layers. When the last factor is negligible, e.g., all conditions except SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 10/80/500 sccm at 300 W, the total gate defect density is the sum of the defect densities of the two bulk layers. Since all graded gate TFTs have the same first dielectric layer, the difference in their defect densities should be the same as the difference in the second dielectric layers. Therefore, the trend of the decreasing of the  $V_{\rm th}$  with the increase of the deposition power of the second  $SiN_x$  in the graded gate dielectric TFT is the same as that in the single-gate dielectric TFT. The findings resulted from the condition that there is no serious surface damage or stress generated at the interface of the two gate dielectric layers. When the second  $SiN_x$  is deposited from  $SiH_4/NH_3/N_2$  10/80/500 sccm at 300 W, the deposition process includes a strong hydrogen etching phenomenon.6 This etching mechanism may change the surface structure of the first SiN<sub>x</sub> layer. A high defect density layer is formed at the interface which drastically increases the total defect density of the gate dielectric structure. Therefore, the TFT with this kind of gate dielectric has a much higher  $V_{th}$  than other TFTs.

On and off currents.—The following conclusions can be summarized from Fig. 6: (i) the difference among all  $I_{\rm on}$ s is within an order of magnitude. These  $I_{\rm on}$ s are in the same order as the mobilities in Fig. 3; (ii) for TFTs with singlegate dielectrics deposited at 300 W the  $I_{\rm off}$  of the dielectric deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 10/80/500 sccm is slightly higher than others; (iii) when the feeding streams are the same, the  $I_{\rm off}$  of the single gate TFT decreases slightly with the increase of the power; (iv) for TFTs with graded gate dielectrics the  $I_{\rm off}$ s are slightly higher than those of corresponding single gate dielectric TFTs; (v) when the interfacial gate dielectric is deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 10/80/500 sccm at 300 W, the  $I_{\rm off}$  is the highest among all TFTs; (vi) all TFTs have an  $I_{\rm op}/I_{\rm off}$  ratio greater than  $10^6$ .

Both on and off currents are related to the characteristics of the bulk and interfacial properties of the a-Si:H layer. Since all TFTs have the same a-Si:H layer, the bulk a-Si:H effect on the current flow can be assumed to be the same. The interface qualities are affected by both the chemical structure and the physical properties such as the stress of related films. It is difficult to differentiate these two factors. However, there are indications that the stress of the

gate dielectric layer may affect the off current. For example, the  $SiN_x$  films deposited from  $SiH_4/NH_3/N_2$  20/80/ 500 sccm, the tensile stress decreases with the increase of power, i.e.,  $8.57 \times 10^9$ ,  $3.76 \times 10^9$ ,  $1.73 \times 10^9$  dyne/cm<sup>2</sup> at 120, 200, and 300 W, respectively. Figure 6 shows that TFTs with the above single-gate dielectrics the off current decreased slightly with the decrease the stress. The SiN<sub>r</sub> film deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 40/80/500 sccm 300 W has a tensile stress of  $2.09 \times 10^9$  dyne/cm<sup>2</sup>. Therefore, when the second SiN<sub>x</sub> is deposited (from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 20/80/ 500 sccm) on top of the above  $SiN_x$  layer, the stress mismatch of the dual dielectric layer decreases with the increase of the deposition power of the second layer. This is consistent with the trend of the off current change with the interface SiN<sub>x</sub> deposition power in Fig. 6. The SiN<sub>x</sub> film deposited from SiH<sub>4</sub>/NH<sub>3</sub>/N<sub>2</sub> 10/80/500 sccm has a tensile stress of  $8.16 \times 10^8$  dyne/cm<sup>2</sup> at 200 W and a compressive stress of  $3.38 \times 10^9$  dyne/cm<sup>2</sup> at 300 W. When it is deposited on top of the SiN<sub>x</sub> with a tensile stress of  $2.09 \times 10^9$  dyne/ cm<sup>2</sup>, the latter causes a much higher stress mismatch than other gate dielectrics in Fig. 5. This could explain the reason for the high off current in the high power (300 W) deposited gradient TFT.

## Conclusion

Graded  $SiN_x$  gate dielectric TFTs, which have two distinct nitrogen-rich SiN<sub>x</sub> layers, have been prepared with a process temperature of 250°C. Device characteristics, such as mobility, subthreshold slope, threshold voltage, and on/ off currents, were measured. They were compared with those of single-gate SiNx TFTs. The advantage of the graded gate TFT is that the interface and the bulk SiN<sub>x</sub> properties can be controlled independently. This redundant structure can give a higher yield for the large TFT matrix preparation. In principle, the interface SiN<sub>x</sub> mainly influences the a-Si:H/gate dielectric interface characteristics and the bulk  $\mathrm{SiN}_x$  mainly affects the bulk characteristics of the gate dielectric structure. However, results in this paper show that properties of these two films can influence each other. TFT performance could be improved or deteriorated with the graded  $SiN_x$  structure. Both the composition and the stress of the interface  $\mathrm{SiN}_x$  are critical to TFT characteristics. When the interface  $SiN_x$  is deposited at a power lower than the critical power, the TFT characteristics such as the mobility, subthreshold slope, and threshold voltage are better than the single-gate SiN<sub>x</sub> TFT. When the interface  $SiN_x$  is deposited at a power higher than the critical power, these characteristics are worse than the single gate  $SiN_x$  TFT. The off current is slightly higher in the former than in the latter. In summary, the graded gate TFT can have better device performance than the single-gate TFT if proper  $SiN_x$  deposition conditions are selected.

# Acknowledgment

The author would like to acknowledge P. Fryer and J. Souk for the deposition of molybdenum and PECVD n<sup>+</sup> layers. J. Batey is also acknowledged for his valuable technical discussions.

Manuscript submitted Aug. 18, 1993; revised manuscript received Nov. 18, 1993.

IBM T.J. Watson Research Division assisted in meeting the publication costs of this article.

#### REFERENCES

- M. Akiyama, Y. Ikeda, M. Ikeda, and K. Suzuki, SID '93 Digest, pp. 887-890 (1993).
- 2. H. Tsutsut and H. Koseki, in *Thin Film Transistors Technologies*, Y. Kuo, Editor, PV 92-24, pp. 138-144, The Electrochemical Society Proceedings Series, Pennington, NJ (1992).
- Yamanoto, H. Matsumaru, K. Shirahashi, M. Nakatami, A. Sasano, N. Konishi, K. Tsutsui, and T. Tsukada, in *Proceedings of International Electron Devices Meeting*, p. 851, San Francisco, CA, Meeting, 1990, IEEE, New York (1990).
- K. Suzuki, T. Aoki, M. Ikeda, Y. Okada, Y. Zohta, and K. Ide, SID '83 Digest, p. 146 (1983).
   Y. Kuo, Appl. Phys. Lett., 63, 144 (1993).
   Y. Kuo, in MRS Proceedings on Chemical Perspectives
- of Microelectronic Materials-III, Vol. 282, pp. 623-629, MRS, Pittsburgh, PA (1992)
- 7. K. Hiranaka, T. Yoshimura, and T. Yamaguchi, Jpn. J. Appl. Phys., 28, 2197 (1989).

  8. K. Oyoshi, Y. Kusuda, T. Yamada, and S. Tanaka, ibid.,
- 27, L2010 (1988).
- 9. I. Kobayashi, T. Ógawa, and S. Hotta, ibid., 31, 336 (1992).
- 10. K. Hiranaka, T. Yoshimura, and T. Yamaguchi, *J. Appl. Phys.*, **62**, 2129 (1987).
- 11. Y. Kaneko, A. Sasano, and T. Tsukada, ibid., 69, 7301 (1991).
- Y. Kuo, in Chemical Vapor Deposition-1993 (CVD-XII), K. F. Jensen and G. W. Cullen, Editors, PV 93-2, pp. 350-356, The Electrochemical Society Proceedings Series, Pennington, NJ (1993).
- 13. S. Yamamoto and M. Migitaka, Jpn. J. Appl. Phys., 32, 462 (1993).
- 14. C. van Berkel and M. J. Powell, Appl. Phys. Lett., 51, 1094 (1987).
- 15. S. Yamamoto and M. Migitaka, in Transactions of Institute of Electronic Information and Communication Engineering-C II (Japan), Vol. 875C II, No. 9, pp. 504-512 (1992)
- Jang, M. Y. Jung, S. S. Yoo, H. K. Song, and J. M. Jun, Mater. Res. Soc. Symp. Proc., 125, 973 (1992).
   S. Luan and G. W. Neudeck, J. Appl. Phys., 68, 3445
- Y. Kuo and A. G. Schrott, in *Thin Film Transistor Technologies*, Y. Kuo, Editor, PV 92-24, pp. 124-137, The Electrochemical Society Proceedings Series, Penderson. nington, NJ (1992).
- 19. Y. Kuo, Appl. Phys. Lett., 61(23), 2790 (1992)
- 20. R. E. Schropp, J. Appl. Phys., 65(9), 3706 (1989).